TY - GEN
T1 - Improved interface characterization technique for high-k/metal gated MugFETs utilizing a gated diode structure
AU - Young, C. D.
AU - Neugroschel, A.
AU - Matthews, K.
AU - Smith, Casey
AU - Park, H.
AU - Hussain, M. M.
AU - Majhi, P.
AU - Bersuker, G.
PY - 2010
Y1 - 2010
N2 - As CMOS trends continue to scale for future technology nodes, three-dimensional (3D) multi-gate field effect transistors (MugFETs) could be a viable approach. One type of MugGET of particular interest is the FinFET in which a silicon fin is defined on a buried oxide (BOX) layer. The FinFET is attractive because it is compatible with conventional CMOS processing. However, due to the crystal orientation of the fin sidewalls, their interface with the gate dielectric may contain more interface states, as well as be more sensitive to stress-induced degradation than planar devices. Therefore, these interface states and their impact on longterm operation must be characterized. FinFETs on BOX, however, do not have a substrate contact for traditional interface state characterization methods. To circumvent this issue, a gated diode FinFET test structure can be used, which emulates a planar device configuration allowing interface characterization techniques such as charge pumping (CP) [1, 2] and DC gated-diode current-voltage (DCIV) measurements [3, 4]. To determine which technique best characterizes sidewall interfaces; CP and DCIV measurements were used to monitor the time evolution of interface state generation and oxide charging during bias temperature instability (BTI) tests of the gated diode FinFETs.
AB - As CMOS trends continue to scale for future technology nodes, three-dimensional (3D) multi-gate field effect transistors (MugFETs) could be a viable approach. One type of MugGET of particular interest is the FinFET in which a silicon fin is defined on a buried oxide (BOX) layer. The FinFET is attractive because it is compatible with conventional CMOS processing. However, due to the crystal orientation of the fin sidewalls, their interface with the gate dielectric may contain more interface states, as well as be more sensitive to stress-induced degradation than planar devices. Therefore, these interface states and their impact on longterm operation must be characterized. FinFETs on BOX, however, do not have a substrate contact for traditional interface state characterization methods. To circumvent this issue, a gated diode FinFET test structure can be used, which emulates a planar device configuration allowing interface characterization techniques such as charge pumping (CP) [1, 2] and DC gated-diode current-voltage (DCIV) measurements [3, 4]. To determine which technique best characterizes sidewall interfaces; CP and DCIV measurements were used to monitor the time evolution of interface state generation and oxide charging during bias temperature instability (BTI) tests of the gated diode FinFETs.
UR - http://www.scopus.com/inward/record.url?scp=77957929844&partnerID=8YFLogxK
U2 - 10.1109/VTSA.2010.5488943
DO - 10.1109/VTSA.2010.5488943
M3 - Conference contribution
AN - SCOPUS:77957929844
SN - 9781424450633
T3 - Proceedings of 2010 International Symposium on VLSI Technology, System and Application, VLSI-TSA 2010
SP - 68
EP - 69
BT - Proceedings of 2010 International Symposium on VLSI Technology, System and Application, VLSI-TSA 2010
T2 - 2010 International Symposium on VLSI Technology, System and Application, VLSI-TSA 2010
Y2 - 26 April 2010 through 28 April 2010
ER -